## AURIX 2G Reset, Clock, WDT

IFCN ATV SMD GC SAE MC



#### Content



- > Reset introduction
- Clock system
- > WDT introduction

### Reset pins and interface





### Reset pins and interface





## infineon

### Reset types, triggers and effect

| Reset Type<br>(Class)     | Reset Trigger(s)                                                                                                      | Additional<br>Modules<br>affected by<br>Cold Power-on                                                                            | Additional<br>Modules<br>affected by<br>warm PORST | Additional<br>Modules<br>affected by<br>System reset                   | Modules affected<br>by Application<br>reset                                                                  |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| Cold<br>Power-on<br>Reset | <ul><li>Startup</li><li>VEXT supply &lt; 3.0V</li><li>VDDP3 supply &lt; 3.0V</li><li>VDD supply &lt; 1.125V</li></ul> | <ul><li>EVR</li><li>Internal clocks</li><li>RAMs</li></ul>                                                                       | •JTAG interface •OCDS •MCDS                        |                                                                        |                                                                                                              |  |  |
| Warm<br>Power-on<br>Reset | •PORST pad asserted                                                                                                   |                                                                                                                                  | -8 bit μC (opt.)                                   | <ul><li>Flash memory</li><li>XTAL/Osc./PLL</li><li>ESRx pins</li></ul> | <ul><li>All CPUs</li><li>All Peripherals</li><li>SCU except EVR</li></ul>                                    |  |  |
| System<br>Reset           | <ul><li>ESR0/ESR1</li><li>SMU</li><li>STMx</li><li>Watchdog (via SMU)</li><li>Software reset</li></ul>                | A higher reset en                                                                                                                | ets all the modules res                            |                                                                        | <ul><li>Port pins except</li><li>ESRx</li><li>RAMs</li><li>-Dcache invalid</li><li>-Pcache invalid</li></ul> |  |  |
| Application<br>Reset      | <ul><li>ESR0/ESR1</li><li>SMU</li><li>STMx</li><li>Software reset</li><li>Tuning protection</li></ul>                 |                                                                                                                                  | Capsulates a lower res                             | Set<br>Set by a lower reset                                            |                                                                                                              |  |  |
| SW Module reset           | <pre>-<module>_KRST0.RST -<module>_KRST1.RST</module></module></pre>                                                  | •Available for All CPUs , Each DMA Channel, QSPI, CAN, ASCLIN, Flexray, Ethermac, MSC, HSSL, GTM, CCU6, GPT12, ADC, SENT, SD_ADC |                                                    |                                                                        |                                                                                                              |  |  |
| Debug<br>Reset            | <ul><li>OCDS request trigger</li><li>JTAG reset</li></ul>                                                             | •OCDS + MCDS reset , All CPUs and peripherals (except SCU) are put into reset.                                                   |                                                    |                                                                        |                                                                                                              |  |  |

#### Clearing reset status register RSTSTAT





Reset was triggered by Event X

- O<sub>B</sub> The last reset was not requested by this reset trigger X
- 1<sub>B</sub> The last reset was requested by this reset trigger X

■ Following flags are cleared by RSTCON2.CLRC bit

( This is intended so that Cold Power-on reset information is not lost owing to consecutive resets)

- Supply watchdog (Supply below 3.0V)
- EVR33 (EVR33 voltage below 3.0V)
- EVRC (EVR13 voltage below 1.13V)
- All other Flags are cleared with the next reset
  - PORST (PORST pad was asserted low)
  - ESR0 (ESR0 configured as reset and pad was asserted low)
  - ESR1 (ESR1 configured as reset and pad was asserted low)
  - Safety Management unit triggered a reset
  - SW Software reset
  - STMx (System timer)



#### Terminology: Warm vs Cold Power On Reset

- A Cold reset is one which is caused owing to
  - Temporary power failures of any of the 3 supply domains
  - Ext. Supply undervoltage < 3.0 V</li>
  - EVR33 undervoltage < 3.0 V</li>
  - EVRC undervoltage < 1.13 V</li>
  - Represents the status at startup
- A Warm reset is one which is triggered when system is operational and supplies are stable namely
  - RAM data reliability is ensured during Reset phase
  - Ongoing module operations are brought to an end before reset issue

| Reset Type                | Reset Trigger(s)                                                                     |
|---------------------------|--------------------------------------------------------------------------------------|
| Cold<br>Power-on<br>Reset | <ul><li>Startup</li><li>Pre reg./ Standby supply falls below</li><li>1.13V</li></ul> |
| Cold<br>Power-on<br>Reset | ■EVRC supply falls below 1.13V                                                       |
| Cold<br>Power-on<br>Reset | ■EVR33 supply below 3.0V                                                             |
| Cold<br>Power-on<br>Reset | External supply (SWD) falls below 3.0V                                               |
| Warm<br>Power-on<br>Reset | ■PORST pad asserted                                                                  |

## TC3xx PORST assertion, ESR0 elongation...





ESR0 asserted @ PORST recognition

ESR0 deassertion delay after PORST deassertion



Additional PORST Glitch filter - 500ns

## TC3xx Clock Generation Typical Block Diagram (I)





## TC3xx Clock Generation Typical Block Diagram (I) with Details





# TC3xx Clock Generation Typical Block Diagram (II)









## TC3xx Clock Generation Typical Block Diagram (II) with Details









## TC3xx Clock Generation Clock Sources



- Different clock sources can be selected
- Separate performance selection for CPU(s), busses, and peripherals. CPU clock frequency (performance) of every single CPU can be changed without changing clock of any peripheral
- Options for constant clock for timers (STM / GTM) & communication interfaces (QSPI / LIN / ...) & ADCs while CPU and bus frequencies (performance) can be changed to different values
- ☐ Limited current transients resulting from frequency changes in single steps up to system target frequency

#### TC3xx Oscillator Details



- Crystal oscillator is set to External Input Clock Mode at power-on and has to be set to External Crystal Mode:
  - with direct access to OSCCON.MODE=0
  - ➤ or via UCB configuration (→PROCONDF)
- ☐ TC3xx crystal oscillator supports a f<sub>OSC</sub> frequency range from (16...40)MHz.<sup>1)</sup>
- Oscillator gain of TC3xx oscillator is similar to TC2xx oscillator.<sup>1)</sup>
- □ Values of the internal load capacitors are changed due to support also crystals with a higher specified load capacitance.<sup>2)</sup>

| Parameter               | Symbol             |       | Values | 6     | Unit | Note / Test Condition            |
|-------------------------|--------------------|-------|--------|-------|------|----------------------------------|
|                         |                    | Min.  | Тур.   | Max.  |      |                                  |
| Internal load capacitor | C <sub>L0</sub> CC | 1.30  | 1.40   | 1.55  | pF   | enabled via bit<br>OSCCON.CAP0EN |
| Internal load capacitor | C <sub>L1</sub> CC | 3.05  | 3.35   | 3.70  | pF   | enabled via bit<br>OSCCON.CAP1EN |
| Internal load capacitor | C <sub>L2</sub> CC | 7.85  | 8.70   | 9.55  | pF   | enabled via bit<br>OSCCON.CAP2EN |
| Internal load capacitor | C <sub>L3</sub> CC | 12.05 | 13.35  | 14.65 | pF   | enabled via bit<br>OSCCON.CAP3EN |

<sup>1)</sup> TC39x AA excluded because of Errata "XTAL\_TC.H001 External Oscillator Configuration"

<sup>2)</sup> TC39x AA excluded

## TC3xx Oscillator Circuitry with ext. Load Capacitors (compatible Mode)





# TC3xx Oscillator Circuitry with on-Chip Load Capacitors (Low BOM Mode)





## TC3xx Oscillator Circuitry Oscillator Watchdog Block Diagram





### TC3xx PLL Configuration



|         | TC3xx System PLL |    |       |         |                 |  |  |  |
|---------|------------------|----|-------|---------|-----------------|--|--|--|
| crystal | Р                | N  | fdco  | K2      | fpll0           |  |  |  |
| [MHz]   |                  |    | [MHz] |         | [MHz]           |  |  |  |
| 20      | 1                | 30 | 600   | 6/4/3/2 | 100/150/200/300 |  |  |  |
| 25      | 1                | 24 | 600   | 6/4/3/2 | 100/150/200/300 |  |  |  |
| 40      | 2                | 30 | 600   | 6/4/3/2 | 100/150/200/300 |  |  |  |
| 40      | 1                | 15 | 600   | 6/4/3/2 | 100/150/200/300 |  |  |  |



|         | TC3xx Peripheral PLL |    |       |    |       |            |          |          |    |       |
|---------|----------------------|----|-------|----|-------|------------|----------|----------|----|-------|
| crystal | Р                    | N  | fdco  | K2 | fpll1 | PLL1DIVDIS | fsource1 | DIVBY    | К3 | fpll2 |
| [MHz]   |                      |    | [MHz] |    | [MHz] |            | [MHz]    |          |    | [MHz] |
| 20      | 1                    | 32 | 640   | 2  | 320   | 0 (*1/2)   | 160      | 0 (*5/8) | 2  | 200   |
| 25      | 1                    | 32 | 800   | 5  | 160   | 1 (*1)     | 160      | 1 (*1/2) | 2  | 200   |
| 40      | 2                    | 32 | 640   | 2  | 320   | 0 (*1/2)   | 160      | 0 (*5/8) | 2  | 200   |
| 40      | 1                    | 16 | 640   | 2  | 320   | 0 (*1/2)   | 160      | 0 (*5/8) | 2  | 200   |

#### PLL Configuration Principle



- Configuration Principle
  - Enable crystal oscillator (when using an external crystal / resonator)
  - Set Clock Control Unit input clocks to backup clock f<sub>BAK</sub>
  - Select PLL input clock f<sub>osc</sub>
  - Start and initialize System PLL and Peripheral PLL then wait for lock
  - Initialize CCUCONx register
  - Set Clock Control Unit input clocks to PLL clocks
  - Increase clock frequency f<sub>PLL0</sub> (CPU clock) step by step to target frequency
- Note, that PLL reference frequency may not exceed specified values:
  - > System PLL :  $f_{REF min} = 16MHz$ ,  $f_{REF max} = 40MHz$
  - $\triangleright$  Peripheral PLL:  $f_{REF min} = 10MHz$ ,  $f_{REF max} = 40MHz$
  - $\rightarrow$  f<sub>REF</sub> = f<sub>OSC</sub> / P

# TC3xx Clock Restrictions Clock Frequency



| Parameter                          | Symbol                         | Values |      | ;    | Unit |
|------------------------------------|--------------------------------|--------|------|------|------|
|                                    |                                | Min.   | Тур. | Max. |      |
| SRI frequency                      | $f_{SRI}SR$                    | -      | -    | 300  | MHz  |
| CPU Frequency (All CPUs)           | $f_{\sf CPUx}\sf SR$           | -      | -    | 300  | MHz  |
| PLL0 output frequency              | $f_{	t PLL0}$ SR               | 50     | -    | 300  | MHz  |
| SPB frequency                      | $f_{\sf SPB}{\sf SR}$          | -      | -    | 100  | MHz  |
| FSI2 frequency                     | $f_{\sf FSI2}\sf SR$           | -      | -    | 300  | MHz  |
| FSI frequency                      | $f_{\sf FSI}{\sf SR}$          | 20     | -    | 100  | MHz  |
| GTM frequency                      | $f_{\sf GTM}{\sf SR}$          | -      | -    | 200  | MHz  |
| STM frequency                      | $f_{\sf STM}{\sf SR}$          | -      | -    | 100  | MHz  |
| ERAY frequency                     | $f_{\sf ERAY}{\sf SR}$         | -      | 80   | -    | MHz  |
| BBB frequency                      | $f_{\mathtt{BBB}}\mathtt{SR}$  | -      | -    | 150  | MHz  |
| VADC frequency                     | $f_{\sf ADC}{\sf SR}$          | -      | -    | 160  | MHz  |
| ASCLIN Operating Frequency         | $f_{ASCLINx}SR$                | -      | -    | 200  | MHz  |
| CAN frequency                      | $f_{\sf CAN}{\sf SR}$          | -      | -    | 80   | MHz  |
| I2C frequency                      | $f_{\rm I2C}$ SR               | -      | -    | 100  | MHz  |
| Operating MSC Frequency            | $f_{MSC}SR$                    | -      | -    | 200  | MHz  |
| PLL1 output frequency from PER PLL | f <sub>PLL1</sub> SR           | 50     | -    | 320  | MHz  |
| PLL2 output frequency from PER PLL | $f_{\mathtt{PLL2}}\mathtt{SR}$ | 25     | -    | 200  | MHz  |
| QSPI Frequency                     | $f_{\sf QSPI}\sf SR$           | -      | -    | 200  | MHz  |
| ADAS clock frequency               | $f_{\sf ADAS}$ CC              | 200    | -    | 300  | MHz  |
| MCANH frequency                    | $f_{MCANH}$ CC                 | -      | -    | 100  | MHz  |
| GETH frequency                     | $f_{GETH}$ CC                  | 150    | -    | 200  | MHz  |
| EBU operating frequency            | $f_{EBU}SR$                    | -      | -    | 160  | MHz  |

→ only TC39x

# TC3xx Clock Restrictions CCU Clock Options



| CCU Clock Output       | Clock Source         |                      |                      |                              |                      |  |  |  |  |  |
|------------------------|----------------------|----------------------|----------------------|------------------------------|----------------------|--|--|--|--|--|
|                        | System PLL           | Peripheral PLL       | Peripheral PLL       | Back-up (f <sub>BACK</sub> ) | OSC_XTAL             |  |  |  |  |  |
|                        | (f <sub>PLLo</sub> ) | (f <sub>PLL1</sub> ) | (f <sub>PLL2</sub> ) |                              | (f <sub>osco</sub> ) |  |  |  |  |  |
| f <sub>SRI</sub>       | ✓                    | _                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>CPUx</sub>      | f <sub>SRI</sub>     | _                    | _                    | -                            | -                    |  |  |  |  |  |
| f <sub>SPB</sub>       | ✓                    | _                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>FSI</sub>       | f <sub>SRI</sub>     | _                    | _                    | _                            | _                    |  |  |  |  |  |
| f <sub>FSI2</sub>      | f <sub>SRI</sub>     | _                    | _                    | _                            | _                    |  |  |  |  |  |
| f <sub>REFCLK1</sub>   | ✓                    | _                    | _                    | Default                      | -                    |  |  |  |  |  |
| f <sub>REFCLK2</sub>   | _                    | ✓                    | _                    | Default                      | _                    |  |  |  |  |  |
| f <sub>BBB</sub>       | ✓                    | _                    | _                    | Default                      | -                    |  |  |  |  |  |
| f <sub>ERAY</sub>      | _                    | ✓                    | _                    | _                            | _                    |  |  |  |  |  |
| f <sub>GTM</sub>       | ✓                    | _                    | _                    | Default                      | -                    |  |  |  |  |  |
| f <sub>STM</sub>       | ✓                    | _                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>MSC</sub>       | _                    | ✓                    | ✓                    | Default                      | -                    |  |  |  |  |  |
| f <sub>GETH</sub>      | ✓                    | _                    | _                    | Default                      | ✓                    |  |  |  |  |  |
| f <sub>ADAS</sub>      | ✓                    | _                    | _                    | Default                      | ✓                    |  |  |  |  |  |
| f <sub>MCANH</sub>     | ✓                    | _                    | _                    | Default                      | ✓                    |  |  |  |  |  |
| f <sub>MCAN</sub>      | _                    | ✓                    | _                    | Default                      | ✓                    |  |  |  |  |  |
| f <sub>asclinf</sub>   | _                    | _                    | ✓                    | Default                      | _                    |  |  |  |  |  |
| f <sub>ASCLINS</sub>   | _                    | ✓                    | _                    | Default                      | ✓                    |  |  |  |  |  |
| f <sub>QSPI</sub>      | _                    | ✓                    | ✓                    | Default                      | -                    |  |  |  |  |  |
| f <sub>ADC</sub>       | _                    | ✓                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>I2C</sub>       | -                    | -                    | ✓                    | Default                      | -                    |  |  |  |  |  |
| f <sub>EBU</sub>       | _                    | ✓                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>HSPDM_160</sub> | -                    | ✓                    | -                    | Default                      | -                    |  |  |  |  |  |
| f <sub>HSPDM_320</sub> | _                    | ✓                    | -                    | Default                      | _                    |  |  |  |  |  |

## TC3xx Clock Restrictions CCU allowed Clock Ratios



| Clock A            | Clock B                           | <b>Allowed Ratios</b> | Notes                 | Recommended Default |
|--------------------|-----------------------------------|-----------------------|-----------------------|---------------------|
| $f_{SRI}$          | $f_{SPB}$                         | 1:n                   | n = 1, 2, 3, 4, 5, 6, | n = 2 or 3          |
| $f_{SRI}$          | f <sub>FSI</sub>                  | 1:n                   | n = 1, 2, 3           | n=2 or 3            |
| f <sub>SRI</sub>   | f <sub>FSI2</sub>                 | 1:n                   | n = 1, 2, 3           | n = 1               |
| f <sub>FSI2</sub>  | f <sub>FSI</sub>                  | 1:n                   | n = 1, 2, 3           | n = 2 or 3          |
| f <sub>FSI</sub>   | f <sub>SPB</sub> /2 <sup>1)</sup> | 1:n                   | n = 1, 2, 3, 4, 5, 6, | n = 2               |
| $f_{GTM}$          | $f_{SPB}$                         | 1:n                   | n = 1, 2              | n = 2               |
| f <sub>SPB</sub>   | $f_{GTM}$                         | 1:n                   | n = 1, 2, 3, 4, 5, 6  | n = 2               |
| f <sub>SPB</sub>   | $f_{STM}$                         | 1:n <sup>2)</sup>     | n = 1, 2, 3, 4, 5, 6  | n = 1               |
| f <sub>STM</sub>   | $f_{SPB}$                         | 1: n <sup>2)</sup>    | n = 1, 2, 3, 4, 5, 6, | n = 1               |
| $f_{SRI}$          | f <sub>BBB</sub> <sup>3)</sup>    | 1:n                   | n = 1, 2              | n = 2               |
| f <sub>SRI</sub>   | $f_{GETH}$                        | 1:n                   | n = 1, 2, 3, 4, 5, 6, | n = 2               |
| f <sub>SPB</sub>   | f <sub>MCANH</sub>                | 1:n                   | n = 1 <sup>4)</sup>   | n = 1               |
| f <sub>MCANH</sub> | f <sub>MCAN</sub>                 | 1: n <sup>5)</sup>    | n >= 1.0              | n = 1.0             |
| f <sub>ADAS</sub>  | $f_{SRI}$                         | 1:n                   | n = 1, 2              | n = 1               |
| f <sub>ADAS</sub>  | $f_{BBB}$                         | 1:n <sup>6)</sup>     | n = 2                 | n = 2               |

- 1) for FSI module, SPBhalf clock is internally used, hence relevant for clock ratios
- 2)  $f_{\text{STM}}$  can be faster, slower, or equal to  $f_{\text{SPB}}$
- 3)  $f_{BBB}$  has to be slower, or equal to  $f_{SRI}$
- 4) restriction only valid when not in pretended networking / LP mode
- 5) n is not an integer as the related clocks are asynchronous to each other
- 6)  $f_{\rm BBB}$  has to be half the SPU frequency  $f_{\rm ADAS}$

#### Note:

Recommended values did not necessarily reflect the default configuration after a reset event. Instead they should give a hint how to configure the system for an optimal performance. In addition, it may happen that applying an allowed ratio on two selected clocks violates the ratio of others. Due to its complexity, this cannot be shown here in all combinations. The user has to take care not to violate clock ratios depending on the use case, i.e. enabled clocks.



### Example of a Clock Ramp-up Sequence (I)

- ☐ The example below shows one possibility to initialize the clock system with a XTAL1 input frequency of 20MHz
  - System PLL is set to
    - f<sub>SOURCE0</sub> = 300MHz (CPU frequency)
  - Peripheral PLL is set to
    - f<sub>SOURCE1</sub> = 160MHz (ADC frequency)
    - $f_{SOURCE2} = 200MHz$

#### **Example of a Clock Ramp-up Sequence:**

- enable crystal oscillator and wait for reliable XTAL1 clock
- select f<sub>BACK</sub> as CCU input clock
- select f<sub>OSC0</sub> (f<sub>XTAL1</sub>) as SYS-PLL and PER-PLL input clock
- initialize System PLL:
  - start System PLL and wait 1ms
  - $P_{SYS} = 1$ ,  $N_{SYS} = 30$  ( $f_{DCO} = 600MHz$ ),  $K2_{SYS} = 6$  ( $f_{PLLO} = 100MHz$ )
  - wait for lock

## infineon

### Example of a Clock Ramp-up Sequence (II)

- initialize Peripheral PLL:
  - start Peripheral PLL and wait 1ms
  - $P_{PER} = 1$ ,  $N_{PER} = 32$  ( $f_{DCO} = 640MHz$ ),  $K2_{PER} = 2$  ( $f_{PLL1} = 320MHz$ )
  - DIVBY=0,  $K3_{PER} = 2 (f_{PLL2} = 200MHz)$
  - wait for lock
- > set CCUCONx to desired values
- switch CCU input clocks f<sub>SOURCE0/1/2</sub> to f<sub>PLL0/1/2</sub> via CCUCON0.CLKSEL
- $\triangleright$  set K2<sub>SYS</sub> = 4 (f<sub>SOURCE0</sub> = 150MHz
- $\succ$  Wait  $\sim 100 \mu s$  (wait until supply ripple caused by increased supply current is faded away)
- $\triangleright$  set K2<sub>SYS</sub> = 3 (f<sub>SOURCE0</sub> = 200MHz
- $\succ$  Wait  $\sim 100 \mu s$  (wait until supply ripple caused by increased supply current is faded away)
- $\gt$  set K2<sub>SYS</sub> = 2 (f<sub>SOURCE0</sub> = 300MHz
- $\succ$  wait  $\sim 100 \mu s$  (wait until supply ripple caused by increased supply current is faded away

### TC389 AA-EES: Clock Ramp-up Sequence Typical Supply Current Idd @ Clock Ramp-up







#### Watchdog timers



- One Safety Watchdog Timer
- One Watchdog Timer per CPU



### WDT Block Diagram



## Safety and CPU Watchdogs Enhanced Software Flow Control monitoring





- > Safety watchdog is an overall system level watchdog.
- > Individual CPU watchdog monitors the individual CPU execution threads.
- > Challenge Response watchdog service through rolling seed value based on
  - Automatic Password sequencing based on a 14 bit Fibonacci LFSR
  - Temporal Password with actual time stamp or WDT count estimate
- Watchdog interface via pin or SPI to the external monitor



#### Watchdog Timer Block

- The Watchdog Timer block controls two functions:
  - EndInit protection: it is a a system wide protection that protects key registers from unwanted write access.
  - Watchdog Timer function: it is a 16 bit timer. It can be disabled.
- Configuration options are available which enable a Watchdog service to additionally check code execution sequence and intermediate code execution time.
  - If these checks are enabled then any incorrect sequence or out-of-limit execution time will also result in a Safety Management Unit (SMU) alarm request.



#### **Endinit Protection**

## Endinit protection is the write protection mechanism of key system registers

- Endinit type
  - "CEy"- CPU critical registers. Writeable only when CPUy WDT ENDINIT=0 (y=CPU number)
  - "E" System critical registers Writeable when any (one or more) CPUy Watchdog Timer ENDINIT=0 or EICON0.ENDINIT =0
  - "SE" Safety critical registers Writeable only when Safety Watchdog Timer ENDINIT=0 or SEICON0.ENDINIT=0
- It can only be temporarily disabled via a complex access sequence to a WDT control registers
- The clearing of the ENDINIT bit takes some time.
  - Accesses to EndInit-protected registers after the clearing of the ENDINIT bit must only be done when bit ENDINIT is really cleared.
  - WDT\_CON0 (the register with the ENDINIT bit) should be read back once before EndInit-protected registers are accessed the first time after bit ENDINIT has been cleared.



#### **ENDINIT Control Registers**





### Endinit Protected Registers(examples)

| Short Name | Long Name                                  | Offset            | Access | Mode |     |     | Reset        | Page   |
|------------|--------------------------------------------|-------------------|--------|------|-----|-----|--------------|--------|
|            |                                            | Address           | Read   | Wr   | ite |     |              | Number |
| OSCCON     | OSC Control Register                       | 0010 <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | See page 6   | 6      |
| SYSPLLSTAT | System PLL Status Register                 | 0014 <sub>H</sub> | U,SV   | BE   |     |     | See page 13  | 13     |
| SYSPLLCON0 | System PLL Configuration 0<br>Register     | 0018 <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | System Reset | 14     |
| SYSPLLCON1 | System PLL Configuration 1 Register        | 001C <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | System Reset | 15     |
| SYSPLLCON2 | System PLL Configuration 2<br>Register     | 0020 <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | System Reset | 16     |
| PERPLLSTAT | Peripheral PLL Status<br>Register          | 0024 <sub>H</sub> | U,SV   | BE   |     |     | System Reset | 19     |
| PERPLLCON0 | Peripheral PLL<br>Configuration 0 Register | 0028 <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | System Reset | 20     |
| PERPLLCON1 | Peripheral PLL<br>Configuration 1 Register | 002C <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | System Reset | 21     |
| CCUCON0    | CCU Clock Control Register<br>0            | 0030 <sub>H</sub> | U,SV   | SV,  | ,SE | ,P0 | See page 27  | 27     |



#### Watchdog Timer

#### Key Features:

- 16 bit counter
- Selectable input frequency: fsys/64, fsys/256 or fsys/16384
- User definable reload value
- Complex password access mechanism
- Access error detection and overflow error detection triggers
  - SMU alarm
  - Interrupt or NMI
  - Reset or stop CPU
- Double reset detection (for safety WDT only)



### Watchdog Timer: Operation Overview .





### Watchdog Timer: Operation Overview .

- 1 Time-Out Mode is automatically entered after reset.
  - Timer counts with slowest input clock.
- 2 Time-Out Mode terminated and Normal Mode is entered
  - Correct password access to WDT\_CON0
  - Modify access to WDT\_CON0 sets the reload value to REL\_1 and ENDINIT to 1





### Watchdog Timer: Operation Overview .

- 3 Correct password access to WDT\_CON0.
  - Normal Mode is terminated and Time-Out Mode is entered
- Modify access to WDT\_CON0
  - ENDINIT set to 1
  - The reload value WDTREL has been changed to REL\_2 and the timer input clock was set to the fast clock.
  - Time-Out Mode is terminated and Normal Mode entered again





### Watchdog Timer: Operation Overview

- (5) If the Watchdog Timer is not serviced
  - It continues to count upwards until it overflows
  - SMU Alarm Mode is entered. Timer counts with selected fast input clock. Watchdog operation cannot be altered or stopped in this mode.





#### Access WDT\_CON0

- In order to modify WDT\_CON0, two write accesses are needed:
  - A password access to unlock WDT\_CON0.
    - A valid password access is based on the present value of WDT\_CON0, the value of WDT\_CON1 and some guard bits.
  - A modify access to modify WDT\_CON0 (e.g. to remove EndInit protection).
    - During the modify access, guard bits are also implemented.



### Access WDT\_CON0(cont.)

#### Password Access



Table 429 Password Access Bit Pattern Requirements

| <b>Bit Position</b> | Required Value                                                                                                                          |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| [1:0]               | Fixed; must be written to 01 <sub>B</sub>                                                                                               |
| [15:2]              | If PAS=0: WDTxCON0.PW[7:2] must be written with inverted current value read from WDTxCON0.PW[7:2]                                       |
|                     | WDTxCON0.PW[15:8] must be written with non-inverted current value read from WDTxCON0.PW[15:8]                                           |
|                     | If PAS=1:                                                                                                                               |
|                     | Must be written with Expected Next Sequence Password                                                                                    |
| [31:16]             | If TCS=0: Must be written with current value of user-definable reload value, WDTxCON0.REL If TCS=1:                                     |
|                     | Must be written with inverted estimate of the WDT count value, WDTxSR.TIM. This value must be within +/- WDTxSR.TCT of the actual value |



### Access WDT\_CON0(cont.)

#### Modify Access



Table 431 Modify Access Bit Pattern Requirements

| <b>Bit Position</b> | Value                                                                        |
|---------------------|------------------------------------------------------------------------------|
| 0                   | User-definable; desired value for bit WDTxCON0.ENDINIT.                      |
| 1                   | Fixed; must be written with 1 <sub>B</sub> .                                 |
| [15:2]              | User-definable; desired value of user-definable password field, WDTxCON0.PW. |
| [31:16]             | User-definable; desired value of user-definable reload value, WDTxCON0.REL.  |



#### Access WDT\_CON0 (cont.)

- When a valid password access is performed, WDT\_CON0 is unlocked only for a short period of time (Time-Out mode).
  - Time Out mode can only be exited after a valid modify access that sets EndInit to 1.
  - After a valid modify access, WDT\_CON0 is automatically locked again.
- If either an invalid password or modify access is performed, the register WDT\_CON0 remains unchanged and the Watchdog timer enters the Pre-Warning Mode and eventually triggers a reset.
  - This protection scheme makes it very unlikely that WDT\_CON0 is incorrectly modified.



#### State Diagram of the Modes of the WDT





Part of your life. Part of tomorrow.

